

## Chapter 7

# Design and Synthesis of Datapath Controllers



## RTL design of the digital system

#### RT Level Design





### Datapath & Controller

- The datapath portion of the circuit is the portion that transforms the input signals into the corresponding output signals.
- The controller is the portion that governs the flow of the input signals through the various components comprising the datapath.



# Control-dominated & Data-dominated systems

- Control-dominated systems are reactive systems, responding to external events
- Data-dominated systems are shaped by the requirements of high-throughput data computation and transport, as in telecommunications and signal processing
- Sequential machines are commonly classified and partitioned into datapath units and control units



#### **Data-dominated systems**

- Most datapaths include arithmetic units, such as arithmetic and logic units (ALUs), adders, multipliers, shifters, and digital signal processors
- Datapath units are characterized by repetitive operations on different sets of data, as in signal processing, image processing, and multimedia



### **Control units**

 Architectures that are dominated by control units will generally have a significant amount of random (irregular) logic, together with some regular structures, like multiplexers for steering signals, and comparators



# State-machine controller for a datapath





## 7.1 Partitioned sequential machines

- Partitioning a sequential machine into a datapath and a controller clarifies the architecture and simplifies the design of the system
- The process by which the machine is designed is said to be application-driven
- Ultimately, the FSM that controls the datapath.



## The sequence of steps in an application-driven design process





# 7.2 Design example: binary counter

- A synchronous 4-bit binary counter, it is incremented by a count of 1 at each active edge of the clock
- To describe the counter by an implicit state machine
- Binary\_Counter\_Imp, executing a register transfer operation (count<=count+1) conditionally, in every clock cycle, depending on enable, and then synthesize a hardware realization directly
- To partition the machine into an architecture of separate datapath and control units



## The architecture of separate datapath and control units





#### The functional elements

- (1) a 4-bit register to hold count
- (2) a mux that steers either count or the sum of count and to the input of the register
- (3) a 4-bit adder to increment count
- The signal enable must be asserted for counting to occur, and the signal rst overrides all activity and drives count to a value 0000<sub>2</sub>



## The simplified STG of the machine





## Another view of the binary counter

- Another view of the binary counter is based on the counter's activity
- The machine described by the ASM chart in Figure 7-5, Binary\_Counter\_ASM, has one state, S\_running.
- At every clock, enable is tested and a transition is made back to S\_running;
- If enable is asserted, a conditional register operation that increments the counter is executed concurrently with the state transition



## Figure 7-5 The binary counter: based on the counter's activity





#### A third method

- The designing of binary counter partitions the machine into a control unit and a datapath unit, but designs a RTL behavioral model for the datapath unit, rather than a structural model
- This style separates the design of the control unit from the design (and synthesis) of the datapath unit and simplifies the description of the datapath unit
- It separates the unit that determines what happens from the unit that determines when it happens.



## A third method – ASMD (enable\_DP linking the controller to the datapath)





### Example 7.1

```
module Binary_Counter_Part_RTL (count, enable, clk, rst);
 parameter
               size=4;
 output [size-1:0] count;
 input
               enable;
 input
               clk, rst;
               enble_DP;
 wire
 Control_Unit M0 (enable_DP, enable, clk, rst);
 Datapath_Unit M1 (count, enable_DP, clk, rst);
endmodule
module Control_Unit (enable_DP, enable, clk, rst);
 output enable_DP;
 input enable;
 input clk, rst;
                              // not needed
 wire enable_DP=enable; // pass through
endmodule
```



```
module Datapath_Unit (count, enable, clk, rst);
 parameter size=4;
 output [size-1:0] count;
 input
                          enable;
 input
                          clk, rst;
                    count;
 reg
 wire [size-1:0] next_count;
 always @ (posedge clk)
  if (rst==1) count<=0;
   else if (enable==1) count<=next_count(count);</pre>
 function [size-1:0] next_count;
 input [size-1:0] count;
 begin
  next count=count+1;
 end
 endfunction
                                               19 / 82
endmodule
```



### Simulation result





# A counter which increments its count every third clock cycle: Only change the control unit

```
module Control_Unit_by_3 (enable_DP, enable, clk, rst);
     output
                   enable_DP;
     inputenable;
     inputclk, rst;
                             // Not needed
     reg enable_DP;
    always begin: Cycle_by_3
      @ (posedge clk) enable_DP <= 0;
      if ((rst == 1) || (enable != 1)) disable Cycle_by_3; else
        @ (posedge clk)
         if ((rst == 1) || (enable != 1)) disable Cycle_by_3;
          else
           @ (posedge clk)
            if ((rst == 1) || (enable != 1))
                disable Cycle_by_3;
            else
               enable DP <= 1;
       end // Cycle_by_3
   endmodule
```



### Simulation result





### The synthesis results



23 / 82



#### 7.3 RISC Architecture

- Architectures of Microprocessors
  - -Random logic
  - Micro Code
  - Pipeline
- Instruction Sets
  - Reduced instruction-set computers (RISC)
  - Complicated instruction-set computers (CISC)



#### **RISC Architecture**

- Reduced instruction-set computers
   (RISC) are designed to have a small set of
   instructions that execute in short clock
   cycles, with a small number of cycles per
   instruction
- RISC machines are optimized to achieve efficient pipelining of their instruction streams



#### **RISC Architecture**

- Reduced Instruction Set Computer
  - -Contains limited instruction set
  - Remove the complexity of micro-memory
  - Programs may be longer
- Examples:

Power PC series, IBM, Motorola, ARM...



# The machine consists of the functional units

- a processor, a controller, and memory
- Program instructions and data are stored in memory
- In program-directed operation, instructions are fetched synchronously from memory, decoded, and executed to:
  - (1) operate on data within the arithmetic and logic unit (ALU)
  - (2) change the contents of storage registers
  - (3) change the contents of the program counter (PC), instruction register (IR) and the address register (ADD\_R)
  - (4) change the contents of memory
  - (5) retrieve data and instructions from memory, and
  - (6) control the movement of data on the system busses



#### A stored-program RISCarchitecture machine





### A stored-program RISCarchitecture machine

#### **Processor includes:**

registers, datapaths, control lines, and an ALU,....

- ALU: two operand datapaths, and its instruction setInstruction Action
- Controller: steer data to the proper destination, according to the instruction being executed, fetch, decode, and execute

-Instruction Set long or short depending on

29 / 82



### 7.4 CPU Design and Test





#### von Neumann Computer Model

von Neumann

Computer Model

**Processor** and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

**Specification** 

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 



#### **Processor and Memory Model**

von Neumann

Computer Model

Processor and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

Specification

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 



#### **Processor and Memory Model**

#### von Neumann Process Model





#### **Processor Model Description**

von Neumann

Computer Model

Processor and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

Processor Model
Description

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 



#### **Processor Model Description**



Interface of the Adding CPU Example



**Processor Model Description** 

An 8-bit word fetched from the memory.



Instruction Format



### **Designing the Adding CPU**

von Neumann

Computer Model

**Processor** and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

**Specification** 

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 



### **Designing the Adding CPU**

- The first step in the design of our adding machine:
  - Decide on its data and control partitioning
  - Decide what goes into its data part and what behavior is expected from its controller
- The datapath of the design has:
  - The AC register for keeping data to operate on
  - The PC register to keep track of the address being fetched
  - An adder unit to perform the addition
  - An instruction register (IR) for storing the most recent instruction fetched
- The controller part is a state machine that looks at the opcode of the instruction in IR and decides on how data is to be routed.
  38 / 82



### **Design of Datapath**

von Neumann

Computer Model

Processor and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

Specification

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 

## **Design of Datapath**



Architectural Design of our Adding Machine

# Uestc 4%

## **Design of Datapath**





## **Control Part Design**

von Neumann

Computer Model

**Processor** and

**Memory Model** 

Designing the

**Adding CPU** 

Control Part
Design

**Processor Model** 

**Specification** 

Design of

Datapath

**Adding CPU** 

Verilog Description

**Testing** 

**Adding CPU** 



Controller of adding CPU



### **Adding CPU Verilog Description**

von Neumann

Computer Model

**Processor** and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

Specification

Design of

Datapath

Adding CPU

**Verilog Description** 

**Testing** 

**Adding CPU** 



### **Adding CPU Verilog Description**

- Developing the complete Verilog code of our adding machine by:
  - Describing components of the datapath
  - Forming the Verilog code of the datapath by instantiating and wiring these components
  - Describing the controller using a state machine coding style
  - At the end, wiring datapath and controller in a top-level Verilog module



### **Adding CPU Verilog Description**





## Datapath Components of Adding Machine

```
module AC (input [7:0] data in, input load, clk,
            output reg [7:0] data_out );
   always @( posedge clk )
      if( load ) data out <= data in;</pre>
endmodule
//
//
module PC (input [5:0] data_in, input load, inc, clr, clk,
            output reg [5:0] data out );
   always @( posedge clk )
      if( clr ) data out <= 6'b000 000;</pre>
      else if( load ) data_out <= data_in;</pre>
      else if ( inc ) data out <= data out + 1:
endmodule
//
//
module IR (input [7:0] data in, input load, clk,
            output reg [7:0] data_out );
   always @( posedge clk )
      if ( load ) data_out <= data_in;</pre>
endmodule
//
//
module ALU (input [7:0] a, b, input pass, add,
             output reg[7:0] alu out );
   always @(a or b or pass or add)
       if (pass) alu_out = a;
       else if (add) alu out = a + b:
       else alu out = 0;
endmodule
```



## **Testing Adding CPU**

von Neumann

Computer Model

**Processor** and

**Memory Model** 

Designing the

**Adding CPU** 

**Control Part** 

Design

**Processor Model** 

**Specification** 

Design of

Datapath

**Adding CPU** 

Verilog Description

Testing
Adding CPU



# **Graphical Representation of CPU Testbench**





### **CPU test**

- Instruction translation.
- Memory read procedure.
- Memory write procedure.
- Sorting test program
- CPU hardware realization



## 7.5 Design examples

USB2.0 interface IP CORE

 Wireless Sensor Network node controller



### 1. USB2.0 IP CORE





#### 8051 CPU CORE





#### The Demo of USB2.0 IP CORE





### **USB2.0 DEMO Baesd on FPGA**





### **USB2.0 DEMO Baesd on ASIC**





## **USB2.0** interface chip(ASIC)





### 2. Low power MCU design for Wireless Sensor Network



图1 无线传感器网络体系结构图





节点的组成结构图



### The Node Controller of Wireless Sensor Network





## The Node Hardware Architecture of Wireless Sensor Network





## The Node Controller of Wireless Sensor Network





## Low power MCU design





## **The Memory Organization**





## **The Program Counter**





# The Function Module Registers Sets

| Address    | Register<br>Page0     | Register<br>Page l    | Register<br>Page2      | Register<br>Page3    | I/O Register<br>Page0  | I/O Register<br>Pagel   |
|------------|-----------------------|-----------------------|------------------------|----------------------|------------------------|-------------------------|
| 01         | R1<br>TCC Buffer      | R1<br>Real Int Flag1  | R1<br>Re al Int Flag2  | R1<br>UAR T Rec Buf  |                        |                         |
| 02         |                       |                       |                        |                      |                        |                         |
| 03         |                       |                       |                        |                      |                        |                         |
| 04         |                       |                       | R4<br>UART Controll    | R4<br>UART Control2  |                        |                         |
| 05         |                       | R5<br>Counter Setting | R5<br>CN Tl low 8 bit  |                      |                        |                         |
| 06         | R6<br>Porté I/O Data  |                       | R6<br>CN T1 high 8 bit |                      | IOC6<br>Port6 I/O Ctrl |                         |
| 07         | R7<br>Port7 I/O Data  |                       | R7<br>CNT2 Data        | R7<br>SPI Control    | 1007<br>Port7 I/O Ctrl |                         |
| 80         | R8<br>Port8 I/O Data  |                       |                        | R8<br>SPID at a Buf  | IOC8 Port8 I/O Ctrl    |                         |
| 09         | R9<br>Port9 I/O Data  |                       |                        |                      | IOC9<br>Port9 I/O Ctrl |                         |
| 0A         |                       | -                     |                        |                      |                        |                         |
| 0В         | RB<br>PortB I/O Data  |                       |                        |                      | IOCB<br>PortB I/O Ctrl |                         |
| oc         | R C<br>PortC I/O Data | RC<br>DRAM Data Buf   |                        |                      | IOCC<br>PortC I/O Ctrl | IOCC<br>Porté Pull High |
| 0Д         | RD<br>PortD I/O Data  | RD<br>DRAM addlow     |                        |                      | IOCD<br>PortD I/O Ctrl | IOCD<br>Port? Pull High |
| 0 E        | RE<br>Int Flagl       | RE<br>DRAM add high   |                        | RE<br>UART Trans Buf | IOCE<br>Int Maskl      |                         |
| 0 <b>F</b> | RF<br>Int Flag2       |                       |                        |                      | IOCF<br>Int Mask2      |                         |
|            |                       |                       |                        |                      |                        | 65 / 92                 |



## The Interrupt System





## **Execution of the single cycle instruction**





#### The ALU





#### The WDT & TCC





#### **The Timer and Counter**





### The SPI





### The UART





#### The Architecture of I/O Ports





## The Node Controller Demo Circuit of Wireless Sensor Network





# Wireless Sensor Network node controller







### **Wireless Sensor Network** node controller





## The Node Controller Demo of Wireless Sensor Network





### **Problem**

- 7-1 Develop, verify, and synthesize Johnson\_Counter\_ASM, a Verilog behavioral module of based on a direct implementation of the ASM chart in Figure 7.5.
- Hint: Use a Verilog function to described next\_count.



## Figure 7.5





## Ring Counter



IF ABCD = 1000 At Start:





Johnson Counter (Switch-Tail)

- A Johnson counter is also a shift register with feedback.
   Assuming the initial state ABC is 000 we get the timing diagram shown:
- The state must be initialized to operate correctly. Use logic to assure this.





### **Problem**

- 7-18
- Describe the differences between the circuits that will be synthesized from the following Verilog cyclic behaviors:

always @ (a or b or c or d) y = a + b + c + d;

• always @ (a or b or c or d) y = (a + b) + (c + d);